### 8255A/8255A-5

# Programmable peripheral interface

# a. Pin configuration

### b. 8255A block diagram





### c. Pin names

# d. Mode definition summary

| D <sub>7</sub> -D <sub>0</sub> | Data Bus (Bi-Directional) |
|--------------------------------|---------------------------|
| RESET                          | Reset Input               |
| ভে                             | Chip Select               |
| RD                             | Read Input                |
| WA                             | Write Input               |
| A0, A1                         | Port Address              |
| PA7-PA0                        | Port A (BIT)              |
| PB7-PB0                        | Port B (BIT)              |
| PC7-PC0                        | Port C (BIT)              |
| V <sub>CC</sub>                | + 5 Volts                 |
| GND                            | 0 Volts                   |

|                 | MODE 0 |     |  |
|-----------------|--------|-----|--|
|                 | IN     | OUT |  |
| PA <sub>0</sub> | IN     | OUT |  |
| PA <sub>1</sub> | IN     | OUT |  |
| PA <sub>2</sub> | IN     | OUT |  |
| PA <sub>3</sub> | IN     | OUT |  |
| PA <sub>4</sub> | IN     | OUT |  |
| PA <sub>5</sub> | IN     | OUT |  |
| PA <sub>6</sub> | IN     | OUT |  |
| PA <sub>7</sub> | IN     | OUT |  |
| PB <sub>0</sub> | IN     | OUT |  |
| PB <sub>1</sub> | IN     | OUT |  |
| PB <sub>2</sub> | IN     | OUT |  |
| PB <sub>3</sub> | IN     | OUT |  |
| PB <sub>4</sub> | IN     | OUT |  |
| PB <sub>5</sub> | ŧΝ     | OUT |  |
| PB <sub>6</sub> | ١N     | OUT |  |
| PB <sub>7</sub> | ίN     | OUT |  |
| PC <sub>0</sub> | IN     | OUT |  |
| PC₁             | ίΝ     | OUT |  |
| PC <sub>2</sub> | ₽N     | OUT |  |
| PC <sub>3</sub> | ١N     | OUT |  |
| PC <sub>4</sub> | !N     | OUT |  |
| PC <sub>5</sub> | !N     | OUT |  |
| PC <sub>6</sub> | ١N     | OUT |  |
| PC <sub>7</sub> | ΙN     | OUT |  |

| MODE 1           |                  |  |  |
|------------------|------------------|--|--|
| IN               | OUT              |  |  |
| ₽N               | · OUT            |  |  |
| iN               | OUT              |  |  |
| łN               | OUT              |  |  |
| IN               | OUT              |  |  |
| iN               | OUT              |  |  |
| Ž                | OUT              |  |  |
| INTRB            | INTRB            |  |  |
| IBFB             | OBF <sub>B</sub> |  |  |
| STBB             | ACKB             |  |  |
| INTRA            | INTRA            |  |  |
| STB <sub>A</sub> | 1/0              |  |  |
| IBFA             | 1/0              |  |  |
| 1/0              | ACK <sub>A</sub> |  |  |
| 1/0              | OBFA             |  |  |

| MODE 2                                |   |
|---------------------------------------|---|
| GROUP A ONLY                          |   |
| $\leftrightarrow$                     |   |
| $\longleftrightarrow$                 |   |
| <b>←</b>                              |   |
| ←→                                    |   |
|                                       |   |
| ←→                                    |   |
|                                       | ) |
| —                                     |   |
|                                       |   |
|                                       | 1 |
|                                       |   |
|                                       | J |
| 1/0                                   |   |
| 1/0                                   |   |
| 1/0                                   |   |
| INTR <sub>A</sub><br>STB <sub>A</sub> |   |
| I IRF.                                |   |
| ACK <sub>A</sub><br>OBF <sub>A</sub>  |   |
| UBFA                                  |   |

MODE 0 OR MODE 1 ONLY

### e. 8255 Basic operation

| RD | WR | CS | $\mathbf{A_1}$ | $\mathbf{A}_0$ | Input (Read) cycle |
|----|----|----|----------------|----------------|--------------------|
| 0  | 1  | 0  | 0              | 0              | Port A to Data bus |
| 0  | 1  | 0  | 0              | 1              | Port B to Data bus |
| 0  | 1  | 0  | 1              | 0              | Port C to Data bus |
| 0  | 1  | 0  | 1              | 1              | CWR to Data bus    |

| RD | WR | cs | $\mathbf{A_1}$ | $\mathbf{A}_0$ | Output (Write) cycle |
|----|----|----|----------------|----------------|----------------------|
| 1  | 0  | 0  | 0              | 0              | Data bus to Port A   |
| 1  | 0  | 0  | 0              | 1              | Data bus to Port B   |
| 1  | 0  | 0  | 1              | 0              | Data bus to Port C   |
| 1  | 0  | 0  | 1              | 1              | Data bus to CWR      |

| RD | WR | CS | $\mathbf{A_1}$ | $\mathbf{A}_0$ | Function           |
|----|----|----|----------------|----------------|--------------------|
| X  | X  | 1  | X              | X              | Data bus tristated |
| 1  | 1  | 0  | $\mathbf{X}$   | $\mathbf{X}$   | Data bus tristated |

# g. Control word format



### f. Basic mode definitions and bus interface



# h. Bit set/reset format – port C



## i. Input control signal definitions in Mode 1



j. Output control signal definitions in Mode 1



# k. Control signal definitions Mode 2



### 1. Mode 1 status word



#### m. Mode 2 status word

